## FEATURES

- □ Complete MIL-STD-1553B remote terminal interface
- □ 1K x 16 of on-chip static RAM for message data, completely accessible to host
- □ Self-test capability, including continuous loop-back compare
- Programmable memory mapping via pointers for efficient use of internal memory, including buffering multiple messages per subaddress
- RT-RT Terminal Address Compare
- Command word stored with incoming data for enhanced data management
- User selectable RAM Busy (RBUSY) signal for slow or fast processor interfacing
- □ Full military operating temperature range, -55°C to +125°C, screened to the specific test methods listed in

Table I of MIL-STD-883, Method 5004, Class B, also Standard Military Drawing available

□ Available in 68-pin pingrid array package

## INTRODUCTION

The UT1553B RTR is a monolithic CMOS VLSI solution to the requirements of the dual-redundant MIL-STD-1553B interface. Designed to reduce cost and space, the RTR integrates the remote terminal logic with a user-configured 1K x 16 static RAM. In addition, the RTR has a flexible subsystem interface to permit use with most processors or controllers.

The RTR provides all protocol, data handling, error checking, and memory control functions, as well as comprehensive self-test capabilities. The RTR's memory meets all of MIL-STD-1553B message storage needs through user-defined memory mapping. This memorymapped architecture allows multiple message buffering at



Figure 1. UT1553B RTR Functional Block Diagram

# **Table of Contents**

| 1.0 | ARCHITECTURE AND OPERATION                   |
|-----|----------------------------------------------|
|     | 1.1 Memory Map and Host Memory Interface     |
|     | 1.2 RTR RÅM Pointer Structure                |
|     | 1.3 Internal Register Description            |
|     | 1.4 Mode Code and Subaddress                 |
|     | 1.5 MIL-STD-1553B Subaddress and Mode Codes  |
|     | 1.6 Terminal Address                         |
|     | 1.7 Internal Self-Test10                     |
|     | 1.8 Power-up and Master Reset                |
|     | 1.9 Encoder and Decoder                      |
|     | 1.10 RT-RT Transfer Compare                  |
|     | 1.11 Illegal Command Decoding                |
| 3.0 | PIN IDENTIFICATION AND DESCRIPTION           |
| 4.0 | MAXIMUM AND RECOMMENDED OPERATING CONDITIONS |
| 5.0 | DC ELECTRICAL CHARACTERISTICS                |
| 6.0 | AC ELECTRICAL CHARACTERISTICS                |
| 7.0 | PACKAGE OUTLINE DRAWING                      |

## **1.0 ARCHITECTURE AND OPERATION**

The UT1553B RTR is an interface device linking a MIL-STD-1553 serial data bus and a host microprocessor system. The RTR's MIL-STD-1553B interface includes encoding/ decoding logic, error detection, command recognition, 1K x 16 of SRAM, pointer registers, clock, and reset circuits.

## 1.1 Memory Map and Host Memory Interface

The host can access the 1K x 16 RAM memory like a standard RAM device through the 10-bit address and 16-bit data buses. The host uses the Chip Select ( $\overline{CS}$ ), Read/Write (RD/ $\overline{WR}$ ), and Output Enable ( $\overline{OE}$ ) signals to control data transfer to and from memory. When the RTR requires access to its own internal RAM, it asserts the RBUSY signal to

alert the host. The RBUSY signal is programmable via the internal Control Register to be asserted either 5.7ms or 2.7ms prior to the RTR needing access to its internal RAM.

The RTR stores MIL-STD-1553B messages in 1K x 16 of on-chip RAM. For efficient use of the 1K x 16 memory on the RTR, the host programs a set of pointers to map where the 1553B message is stored. The RTR uses the upper 64 words (address 3C0 (hex) through 3FF (hex)) as pointers. The RTR provides pointers for all 30 receive subaddresses, all 30 transmit subaddresses, and four mode code commands with associated data words as defined in MIL-STD-1553B. The remaining 960 words of memory contain receive, transmit, and mode code data in a host-defined structure.



Figure 2. RTR Memory Map



#### Figure 3. Message Pointer Structure

#### **1.2 RTR RAM Pointer Structure**

The RAM 16-bit pointers have a 6-bit index field and a 10-bit address field. The 6-bit index field allows for the storage of up to 64 messages per subaddress. A message consists of the 1553 command word and its associated data words.

The 16-bit pointer for Transmit Last Command Mode Code is located at memory location 3E0 (hex). The Transmit Last Command Mode Code pointer buffers up to 63 command words. An example of command word storage follows:

Example:

| 3E0 (hex)        | Contents = FC00 (hex)                                   |
|------------------|---------------------------------------------------------|
|                  | 11 1111 00 0000 0000                                    |
|                  | Address Field = 000 (hex)<br>Index Field = 3F (hex)     |
| First command w  | vord storage location (3E0=F801):                       |
|                  | Address Field = 001 (hex)<br>Index Field = 3E (hex)     |
| Sixty-third comm | nand word storage location (3E0=003F):                  |
|                  | Address Field = $03F$ (hex)<br>Index Field = $00$ (hex) |
| Sixty-fourth com | mand word storage location (3E0=003F)                   |

Sixty-fourth command word storage location (3E0=003F) (previous command word overwritten):

Address Field = 03F (hex) Index Field = 00 (hex)

The Transmit Last Command Mode Code has Address Field boundary conditions for the location of command word buffers. The host can allocate a maximum 63 sequential locations following the Address Field starting address. For proper operation, the Address Field must start on an I x 40 (hex) address boundary, where I is greater than or equal to zero and less than or equal to 14. A list of valid Index and Address Fields follows:

| Ι  | Valid Index Fields   | Valid Address Fields   |
|----|----------------------|------------------------|
| 0  | 3F (hex) to 00 (hex) | 000 (hex) to 03F (hex) |
| 1  | 3F (hex) to 00 (hex) | 040 (hex) to 07F (hex) |
| 2  | 3F (hex) to 00 (hex) | 080 (hex) to 0BF (hex) |
| 3  | 3F (hex) to 00 (hex) | 0C0 (hex) to 0FF (hex) |
| 4  | 3F (hex) to 00 (hex) | 100 (hex) to 13F (hex) |
| 5  | 3F (hex) to 00 (hex) | 140 (hex) to 17F (hex) |
| 6  | 3F (hex) to 00 (hex) | 180 (hex) to 1BF (hex) |
| 7  | 3F (hex) to 00 (hex) | 1C0 (hex) to 1FF (hex) |
| 8  | 3F (hex) to 00 (hex) | 200 (hex) to 23F (hex) |
| 9  | 3F (hex) to 00 (hex) | 240 (hex) to 27F (hex) |
| 10 | 3F (hex) to 00 (hex) | 280 (hex) to 2BF (hex) |
| 11 | 3F (hex) to 00 (hex) | 2C0 (hex) to 2FF (hex  |
| 12 | 3F (hex) to 00 (hex) | 300 (hex) to 33F (hex) |
| 13 | 3F (hex) to 00 (hex) | 340 (hex) to 37F (hex) |
| 14 | 3F (hex) to 00 (hex) | 380 (hex) to 3BF (hex) |

| Subaddress/Mode Code    | e           | RAM Location | Subaddress/Mode Code    | ;         | RAM Location |
|-------------------------|-------------|--------------|-------------------------|-----------|--------------|
| Transmit Vector Word Mo | ode Code    | 3C0 (hex)    | Transmit Last Command I | Mode Code | 3E0 (hex)    |
| Receive Subaddress      | 01          | 3C1 (hex)    | Transmit Subaddress     | 01        | 3E1 (hex)    |
| Receive Subaddress      | 02          | 3C2 (hex)    | Transmit Subaddress     | 02        | 3E2 (hex)    |
| Receive Subaddress      | 03          | 3C3 (hex)    | Transmit Subaddress     | 03        | 3E3 (hex)    |
| Receive Subaddress      | 04          | 3C4 (hex)    | Transmit Subaddress     | 04        | 3E4 (hex)    |
| Receive Subaddress      | 05          | 3C5 (hex)    | Transmit Subaddress     | 05        | 3E5 (hex)    |
| Receive Subaddress      | 06          | 3C6 (hex)    | Transmit Subaddress     | 06        | 3E6 (hex)    |
| Receive Subaddress      | 07          | 3C7 (hex)    | Transmit Subaddress     | 07        | 3E7 (hex)    |
| Receive Subaddress      | 08          | 3C8 (hex)    | Transmit Subaddress     | 08        | 3E8 (hex)    |
| Receive Subaddress      | 09          | 3C9 (hex)    | Transmit Subaddress     | 09        | 3E9 (hex)    |
| Receive Subaddress      | 10          | 3CA (hex)    | Transmit Subaddress     | 10        | 3EA (hex)    |
| Receive Subaddress      | 11          | 3CB (hex)    | Transmit Subaddress     | 11        | 3EB (hex)    |
| Receive Subaddress      | 12          | 3CC (hex)    | Transmit Subaddress     | 12        | 3EC (hex)    |
| Receive Subaddress      | 13          | 3CD (hex)    | Transmit Subaddress     | 13        | 3ED (hex)    |
| Receive Subaddress      | 14          | 3CE (hex)    | Transmit Subaddress     | 14        | 3EE (hex)    |
| Receive Subaddress      | 15          | 3CF (hex)    | Transmit Subaddress     | 15        | 3EF (hex)    |
| Receive Subaddress      | 16          | 3D0 (hex)    | Transmit Subaddress     | 16        | 3F0 (hex)    |
| Receive Subaddress      | 17          | 3D1 (hex)    | Transmit Subaddress     | 17        | 3F1 (hex)    |
| Receive Subaddress      | 18          | 3D2 (hex)    | Transmit Subaddress     | 18        | 3F2 (hex)    |
| Receive Subaddress      | 19          | 3D3 (hex)    | Transmit Subaddress     | 19        | 3F3 (hex)    |
| Receive Subaddress      | 20          | 3D4 (hex)    | Transmit Subaddress     | 20        | 3F4 (hex)    |
| Receive Subaddress      | 21          | 3D5 (hex)    | Transmit Subaddress     | 21        | 3F5 (hex)    |
| Receive Subaddress      | 22          | 3D6 (hex)    | Transmit Subaddress     | 22        | 3F6 (hex)    |
| Receive Subaddress      | 23          | 3D7 (hex)    | Transmit Subaddress     | 23        | 3F7 (hex)    |
| Receive Subaddress      | 24          | 3D8 (hex)    | Transmit Subaddress     | 24        | 3F8 (hex)    |
| Receive Subaddress      | 25          | 3D9 (hex)    | Transmit Subaddress     | 25        | 3F9 (hex)    |
| Receive Subaddress      | 26          | 3DA (hex)    | Transmit Subaddress     | 26        | 3FA (hex)    |
| Receive Subaddress      | 27          | 3DB (hex)    | Transmit Subaddress     | 27        | 3FB (hex)    |
| Receive Subaddress      | 28          | 3DC (hex)    | Transmit Subaddress     | 28        | 3FC (hex)    |
| Receive Subaddress      | 29          | 3DD (hex)    | Transmit Subaddress     | 29        | 3FD (hex)    |
| Receive Subaddress      | 30          | 3DE (hex)    | Transmit Subaddress     | 30        | 3FE (hex)    |
| Synchronize w/Data Word | d Mode Code | 3DF (hex)    | Transmit Bit Word Mode  | Code      | 3FF (hex)    |

### **1.3 Internal Registers**

The RTR uses two internal registers to allow the host to control the RTR operation and monitor its status. The host uses the Control ( $\overline{CTRL}$ ) signal along with Chip Select ( $\overline{CS}$ ), Read/Write (RD/WR), and Output Enable ( $\overline{OE}$ ) to read the 16-bit Status Register or write to the 11-bit Control Register. No address data is needed to select a register.

The Control Register toggles bits in the MIL-STD-1553B status word, enables the biphase inputs, recognizes broadcast commands, determines RAM Busy (RBUSY) timing, selects terminal active flag, and puts the part in self-test mode. The Status Register supplies operational status of the UT1553B RTR to the host. These registers must be initialized before attempting RTR operation. Internal registers can be accessed while RBUSY is active.

#### Control Register (Write Only)

The 11-bit write-only Control Register manages the operation of the RTR. Write to the Control Register by applying a logic one to  $\overline{OE}$ , and a logic zero to  $\overline{CTRL}$ ,  $\overline{CS}$ , and  $RD/\overline{WR}$ . Data is loaded into the Control Register via I/O pins DATA(12:0). Control register write must occur 50ns before the rising edge of  $\overline{COMSTR}$  to latch data into outgoing status word.

| Bit<br>Number | Initial<br>Condition | Description                                                                                                                                                              |
|---------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 0         | [1]                  | Channel A Enable. A logic 1 enables Channel A biphase inputs.                                                                                                            |
| Bit 1         | [1]                  | Channel B Enable. A logic 1 enables Channel B biphase inputs.                                                                                                            |
| Bit 2         | [0]                  | Terminal Flag. A logic 1 sets the Terminal Flag bit of the Status Word.                                                                                                  |
| Bit 3         | [1]                  | System Busy. A logic 1 sets the Busy bit of the Status Word and limits RTR access to the memory. No data words can be retrieved or stored; command words will be stored. |
| Bit 4         | [0]                  | Subsystem Busy. A logic 1 sets the Subsystem Flag bit of the Status Word.                                                                                                |
| Bit 5         | [0]                  | Self-Test Channel Select. This bit selects which channel the self-test checks; a logic 1 selects Channel A and a logic 0 selects Channel B.                              |
| Bit 6         | [0]                  | Self-Test Enable. A logic 1 places the RTR in the internal self-test mode and inhibits normal operation. Channels A and B should be disabled if self-test is chosen.     |
| Bit 7         | [0]                  | Service Request. A logic 1 sets the Service Request bit of the Status Word.                                                                                              |
| Bit 8         | [0]                  | Instrumentation. A logic 1 sets the Instrumentation bit of the Status Word.                                                                                              |
| Bit 9         | [1]                  | Broadcast Enable. A logic 1 enables the RTR to recognize broadcast commands.                                                                                             |
| Bit 10        | [X]                  | Don't care.                                                                                                                                                              |
| Bit 11        | [X]                  | Don't care.                                                                                                                                                              |
| Bit 12        | [1]                  | RBUSY Time Select. A logic 1 selects a 5.7µs RBUSY alert; a logic 0 selects a 2.7µs RBUSY alert.                                                                         |

[] - Values in parentheses indicate the initialized values of these bits.

## **CONTROL REGISTER (WRITE ONLY):**

| X  | X | X | RBUSY<br>TS | X | Х | BCEN | INS | SRQ | ITST | ITCS | SUBS | BUSY | TF  | CH B<br>EN | CH A<br>EN |
|----|---|---|-------------|---|---|------|-----|-----|------|------|------|------|-----|------------|------------|
|    |   |   | [1]         |   |   | [1]  | [0] | [0] | [0]  | [0]  | [0]  | [1]  | [0] | [1]        | [1]        |
| MS | в |   |             |   |   |      |     |     |      |      |      |      |     |            | LSB        |

[] defines reset state

X don't care

Figure 4a. Control Register

## Status Register (Read Only)

The <u>16-bit read-only Status</u> Register provides the RTR system status. Read the Status Register by applying a logic 0 to CTRL, CS, and  $\overrightarrow{OE}$ , and a logic 1 to RD/WR. The 16-bit contents of the Status Register are read from data I/O pins DATA(15:0).

| Bit<br>Number  | Initial<br>Condition | Description                                                                                                                                                                                                                           |
|----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 0          | [0]                  | MCSA0. The LSB of the mode code or subaddress as indicated by the logic state of bit 5.                                                                                                                                               |
| Bit 1          | [0]                  | MCSA1. Mode code or subaddress as indicated by the logic state of bit 5.                                                                                                                                                              |
| Bit 2          | [0]                  | MCSA2. Mode code or subaddress as indicated by the logic state of bit 5.                                                                                                                                                              |
| Bit 3          | [0]                  | MCSA3. Mode code or subaddress as indicated by the logic state of bit 5.                                                                                                                                                              |
| Bit 4          | [0]                  | MCSA4. Mode code or subaddress as indicated by the logic state of bit 5.                                                                                                                                                              |
| Bit 5          | [0]                  | $\overline{\text{MC}}$ /SA. A logic 1 indicates that bits 4 through 0 are the subaddress of the transmit or receive command. A logic 0 indicates that bits 4 through 0 are a mode code, and that the last command was a mode command. |
| Bit 6          | [1]                  | Channel A/ $\overline{B}$ . A logic 1 indicates that the most recent command arrived on Channel A; a logic 0 indicates that it arrived on Channel B.                                                                                  |
| Bit 7          | [1]                  | Channel B Enabled. A logic 1 indicates that Channel B is available for both                                                                                                                                                           |
| Bit 8          | [1]                  | Channel A Enabled. A logic 1 indicates that Channel A is available for both reception and transmission.                                                                                                                               |
| Bit 9          | [1]                  | Terminal Flag Enabled. A logic 1 indicates that the Bus Controller has not Bus Control-<br>ler, via the above mode code, is overriding the host system's ability to set the Terminal<br>Flag bit of the status word.                  |
| Bit 10         | [1]                  | Busy. A logic 1 indicates the Busy bit is set. This bit is reset when the System Busy bit in the Control Register is reset.                                                                                                           |
| Bit 11         | [0]                  | Self-Test. A logic 1 indicates that the chip is in the internal self-test mode.                                                                                                                                                       |
| Bit 12         | [0]                  | TA Parity Error. A logic 1 indicates the wrong Terminal Address parity; it Error bit being set to a logic one, and Channels A and B become disabled.                                                                                  |
| Bit 13         | [0]                  | Message Error. A logic 1 indicates that a message error has occurred since has been examined. Message error condition must be removed before reading the Status Register to reset the Message Error bit.                              |
| Bit 14         | [0]                  | Valid Message. A logic 1 indicates that a valid message has been received                                                                                                                                                             |
| Bit 15         | [0]                  | Terminal Active. A logic 1 indicates the device is executing a transmit or                                                                                                                                                            |
| [] <b>V</b> -1 |                      | er els inizializad en las els els els las                                                                                                                                                                                             |

[] - Values in parentheses indicate the initialized values of these bits.

### STATUS REGISTER (READ ONLY):

| TERM<br>ACTV | VAL<br>MESS |     |     | -   |     | TFEN | CH A<br>EN | CH B<br>EN | CHNL<br>A/B | MC/<br>SA |     | MCSA<br>3 | MCSA<br>2 | MCSA<br>1 | MCSA<br>0  |
|--------------|-------------|-----|-----|-----|-----|------|------------|------------|-------------|-----------|-----|-----------|-----------|-----------|------------|
| [0]<br>MSB   | [0]         | [0] | [0] | [0] | [1] | [1]  | [1]        | [1]        | [1]         | [0]       | [0] | [0]       | [0]       | [0]       | [0]<br>LSB |

[] defines reset state

Figure 4b. Status Register

#### 1.4 Mode Code and Subaddress

The UT1553B RTR provides subaddress and mode code decoding meeting MIL-STD-1553B. In addition, the device has automatic internal illegal command decoding for reserved MIL-STD-1553B mode codes. Upon command word validation and decode, status pins MCSA(4:0) and  $\overline{\text{MC}}$ /SA become valid. Status pin  $\overline{\text{MC}}$ /SA will indicate whether the data on pins MCSA(4:0) is mode code or subaddress information. Status Register bits 0 through 5

contain the same information as pins MCSA(4:0) and  $\overline{\text{MC}}/$  SA.

The system designer can use signals MCSA(4:0),  $\overline{\text{MC}}$ /SA,  $\overline{\text{BRDCST}}$ , RTRT, etc. to illegalize mode codes, subaddresses, and other message formats (broadcast and RT-to-RT) via the Illegal Command (ILLCOM) input to the part (see figure 21 on page 31).

| T/R | Mode Code | Function                                            | Operation                                                                                                                                    |
|-----|-----------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 10100     | Selected Transmitter Shutdown <sup>2</sup>          | <ol> <li>Command word stored</li> <li>MERR pin asserted</li> <li>MERR bit set in Status Register</li> <li>Status word transmitted</li> </ol> |
| 0   | 10101     | Override Selected Transmitter Shutdown <sup>2</sup> | <ol> <li>Command word stored</li> <li>MERR pin asserted</li> <li>MERR bit set in Status Register</li> <li>Status word transmitted</li> </ol> |
| 0   | 10001     | Synchronize (w/Data)                                | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                           |
| 1   | 00000     | Dynamic Bus Control <sup>2</sup>                    | <ol> <li>Command word stored</li> <li>MERR pin asserted</li> <li>MERR bit set in Status Register</li> <li>Status word transmitted</li> </ol> |
| 1   | 00001     | Synchronize <sup>1</sup>                            | 1. Command word stored<br>2. Status word transmitted                                                                                         |
| 1   | 00010     | Transmit Status Word <sup>3</sup>                   | 1. Command word stored<br>2. Status word transmitted                                                                                         |
| 1   | 00011     | Initiate Self-Test <sup>1</sup>                     | 1. Command word stored<br>2. Status word transmitted                                                                                         |
| 1   | 00100     | Transmitter Shutdown                                | <ol> <li>Command word stored</li> <li>Alternate bus shutdown</li> <li>Status word transmitted</li> </ol>                                     |
| 1   | 00101     | Override Transmitter Shutdown                       | <ol> <li>Command word stored</li> <li>Alternate bus enabled</li> <li>Status word transmitted</li> </ol>                                      |
| 1   | 00110     | Inhibit Terminal Flag Bit                           | <ol> <li>Command word stored</li> <li>Terminal Flag bit set to zero and disabled</li> <li>Status word transmitted</li> </ol>                 |
| 1   | 00111     | Override Inhibit Terminal Flag                      | <ol> <li>Command word stored</li> <li>Terminal Flag bit enabled, but not<br/>set to logic one</li> <li>Status word transmitted</li> </ol>    |
| 1   | 01000     | Reset Remote Terminal <sup>1</sup>                  | 1. Command word stored<br>2. Status word transmitted                                                                                         |
| 1   | 10010     | Transmit Last Command Word <sup>3</sup>             | 1. Command word transmitted<br>2. Last command word transmitted                                                                              |
| 1   | 10000     | Transmit Vector Word                                | 1. Command word stored<br>2. Status word transmitted<br>3. Data word transmitted                                                             |
| 1   | 10011     | Transmit BIT Word                                   | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>Data word transmitted</li> </ol>                                      |

## RTR MODE CODE HANDLING PROCEDURE

Notes:

3. Status word not affected.

<sup>1.</sup> Further host interaction required for mode code operation

<sup>2.</sup> Reserved mode code; A) MERR pin asserted, B) MESS ERR bit set, C) status word transmitted (ME bit set to logic one).

<sup>4.</sup> Undefined mode codes are treated as reserved mode codes.

#### 1.5 MIL-STD-1553B Subaddress and Mode Code Definitions

| Subaddress Field | Mes          | Message Format |                     |  |
|------------------|--------------|----------------|---------------------|--|
| Binary (Decimal) | Receive      | Transmit       | Description         |  |
| 00000 (00)       | 1            | 1              | Mode Code Indicator |  |
| 00001 (01)       | User Defined | User Defined   |                     |  |
| 00010 (02)       | User Defined | User Defined   |                     |  |
| 00011 (03)       | User Defined | User Defined   |                     |  |
| 00100 (04)       | User Defined | User Defined   |                     |  |
| 00101 (05)       | User Defined | User Defined   |                     |  |
| 00110 (06)       | User Defined | User Defined   |                     |  |
| 00111 (07)       | User Defined | User Defined   |                     |  |
| 01000 (08)       | User Defined | User Defined   |                     |  |
| 01001 (09)       | User Defined | User Defined   |                     |  |
| 01010 (10)       | User Defined | User Defined   |                     |  |
| 01011 (11)       | User Defined | User Defined   |                     |  |
| 01100 (12)       | User Defined | User Defined   |                     |  |
| 01101 (13)       | User Defined | User Defined   |                     |  |
| 01110 (14)       | User Defined | User Defined   |                     |  |
| 01111 (15)       | User Defined | User Defined   |                     |  |
| 10000 (16)       | User Defined | User Defined   |                     |  |
| 10001 (17)       | User Defined | User Defined   |                     |  |
| 10010 (18)       | User Defined | User Defined   |                     |  |
| 10011 (19)       | User Defined | User Defined   |                     |  |
| 10100 (20)       | User Defined | User Defined   |                     |  |
| 10101 (21)       | User Defined | User Defined   |                     |  |
| 10110 (22)       | User Defined | User Defined   |                     |  |
| 10111 (23)       | User Defined | User Defined   |                     |  |
| 11000 (24)       | User Defined | User Defined   |                     |  |
| 11001 (25        | User Defined | User Defined   |                     |  |
| 11010 (26)       | User Defined | User Defined   |                     |  |
| 11011 (27)       | User Defined | User Defined   |                     |  |
| 11100 (28)       | User Defined | User Defined   |                     |  |
| 11101 (29)       | User Defined | User Defined   |                     |  |
| 11110 (30)       | User Defined | User Defined   |                     |  |
| 11111 (31)       | 1            | 1              | Mode Code Indicator |  |

## Table 1: Subaddress and Mode Code Definitions Per MIL-STD-1553B

Notes:

1. Refer to mode code assignments per MIL-STD-1553B

#### **1.6 Terminal Address**

The Terminal Address of the RTR is programmed via five input pins: RTA(4:0) and RTPTY. Asserting  $\overline{\text{MRST}}$  latches the RTR's Terminal Address from pins RTA(4:0) and parity bit RTPTY. The address and parity cannot change until the next assertion of the  $\overline{\text{MRST}}$ . The parity of the Terminal Address is odd; input pin RTPTY is set to a logic state to satisfy this requirement. A logic 1 on Status Register bit 12 indicates incorrect Terminal Address parity. An example follows:

 $\begin{array}{l} \text{RTA}(4:0) = 05 \ (\text{hex}) = 00101 \\ \text{RTPTY} = 1 \ (\text{hex}) = 1 \\ \text{Sum of } 1\text{'s} = 3 \ (\text{odd}), \ \text{Status Register bit } 12 = 0 \\ \text{RTA}(4:0) = 04 \ (\text{hex}) = 00100 \\ \text{RTPTY} = 0 \ (\text{hex}) = 0 \end{array}$ 

Sum of 1's = 1 (odd), Status Register bit 12 = 0

 $\begin{array}{l} RTA(4:0) = 04 \ (hex) = 00100 \\ RTPTY = 1 \ (hex) = 1 \\ Sum \ of \ 1's = 2 \ (even), \ Status \ Register \ bit \ 12 = 1 \end{array}$ 

The RTR checks the Terminal Address and parity on Master Reset. With Broadcast disabled, RTA(4:0) = 11111 operates as a normal RT address.

#### 1.7 Internal Self-Test

Setting bit 6 of the Control Register to a logic one enables the internal self-test. Disable Channels A and B at this time to prevent bus activity during self-test by setting bits 0 and 1 of the Control Register to a logic zero. Normal operation is inhibited when internal self-test is enabled. The self-test capability of the RTR is based on the fact that the MIL-STD-1553B status word sync pulse is identical to the command word sync pulse. Thus, if the status word from the encoder is fed back to the decoder, the RTR will recognize the incoming status word as a command word and thus cause the RTR to transmit another status word. After the host invokes self-test, the RTR self-test logic forces a status word transmission even though the RTR has not received a valid command. The status word is sent to decoder A or B depending on the channel the host selected for self-test. The self-test is controlled by the host periodically changing the bit patterns in the status word being transmitted. Writing to the Control Register bits 2, 3, 4, 7, and 8 changes the status word. Monitor the self-test by sampling either the Status Register or the external status pins (i.e., Command Strobe  $(\overline{\text{COMSTR}})$ , Transmit/Receive  $(T/\overline{R})$ ). For more detailed explanation of internal self-test, consult UTMC publication RTR/RTS Internal Self-Test Routine.

#### 1.8 Power-up and Master Reset

After power-up, reset initializes the part with its biphase ports enabled, latches the Terminal Address, and turns on the busy option. The device is ready to accept commands from the MIL-STD-1553B bus. The busy flag is asserted while the host is loading the message pointers and messages. After this task is completed, the host removes the busy condition via a Control Register write to the RTR. On power-up if the terminal address parity (odd) is incorrect, the biphase inputs are disabled and the message error pin (MERR) is asserted. This condition can also be monitored via bit 12 of the Status Register. The MERR pin is negated on reception of first valid command.

#### 1.9 Encoder and Decoder

The RTR interfaces directly to a bus transmitter/ receiver via the RTR Manchester II encoder/decoder. The UT1553B RTR receives the command word from the MIL-STD-1553B bus and processes it either by the primary or secondary decoder. Each decoder checks for the proper sync pulse and Manchester waveform, edge skew, correct number of bits, and parity. If the command is a receive command, the RTR processes each incoming data word for correct format and checks the control logic for correct word count and contiguous data. If an invalid message error is detected. the message error pin is asserted, the RTR ceases processing the remainder (if any) of the message, and it then suppresses status word transmission. Upon command validation recognition, the external status outputs are enabled. Reception of illegal commands does not suppress status word transmission.

The RTR automatically compares the transmitted word (encoder word) to the reflected decoder word by way of the continuous loop-back feature. If the encoder word and reflected word do not match, the transmitter error pin (TXERR) is asserted. In addition to the loop-back compare test, a timer precludes a transmission greater than 760µs by the assertion of Fail-safe Timer (TIMERON). This timer is reset upon receipt of another command.

#### 1.10 RT-RT Transfer Compare

The RT-to-RT Terminal Address compare logic makes sure that the incoming status word's Terminal Address matches the Terminal Address of the transmitting RT specified in the command word. An incorrect match results in setting the Message Error bit and suppressing transmission of the status word. (RT-to-RT transfer time-out =  $54\mu$ s)

## 1.11 Illegal Command Decoding

The host has the option of asserting the ILLCOM pin to illegalize a received command word. On receipt of an illegal command, the RTR sets the Message Error bit in the status word, sets the message error output, and sets the message error latch in the Status Register.

The following RTR outputs may be used to externally decode an illegal command, Mode Code or Subaddress indicator ( $\overline{MC}/SA$ ), Mode Code or Subaddress bus MCSA(4:0), Command Strobe ( $\overline{COMSTR}$ ), Broadcast ( $\overline{BRDCST}$ ), and Remote Terminal to Remote Terminal transfer (RTRT) (see figure 21 on page 31).

To illegalize a transmit command, the ILLCOM pin must be asserted within 3.3µs after VALMSG goes to a logic 1 if the RTR is to respond with the Message Error bit of the status word at a logic 1. If the illegal command is mode code 2, 4, 5, 6, 7, or 18, the ILLCOM pin must be asserted within 664ns after Command Strobe (COMSTR) transitions to logic 0. Asserting the ILLCOM pin within the 664ns inhibits the mode code function. For mode code illegalization, assert the ILLCOM pin until the VALMSG signal is asserted.

For an illegal receive command, the ILLCOM pin is asserted within 18.2µs after the COMSTR transitions to a logic 0 in order to suppress data words from being stored. In addition, the ILLCOM pin must be at a logic 1 throughout the reception of the message until VALMSG is asserted. This does not apply to illegal transmit commands since the status word is transmitted first.

The above timing conditions also apply when the host externally decodes an illegal broadcast command. The host must remove the illegal command condition so that the next command is not falsely decoded as illegal.

## 2.0 MEMORY MAP EXAMPLE

Figures 5 and 6 illustrate the UT1553B RTR buffering three receive command messages to Subaddress 4. The receive message pointer for Subaddress 4 is located at 03C4 (hex) in the 1K x 16 RAM. The 16-bit contents of location 03C4 (hex) point to the memory location where the first receive message is stored. The Address Field defined as bits 0 through 9 of address 03C4 (hex) contain address information. The Index Field defined as bits 10 through 15 of address 03C4 (hex) contain the message buffer index (i.e., number of messages buffered).

Figure 5 demonstrates the updating of the message pointer as each message is received and stored. The memory storage of these three messages is shown in figure 6. After receiving the third message for Subaddress 4 (i.e., Index Field equals zero) the Address Field of the message pointer is not incremented. If the host does not update the receive message pointer for Subaddress 4 before the next receive command for Subaddress 4 is accepted, the third message will be overwritten.

Figures 7 and 8 show an example of multiple message retrieval from Subaddress 16 upon reception of a MIL-STD-1553B transmit command. The message pointer for transmit Subaddress 16 is located at 03F0 (hex) in the 1K x 16 RAM. The 16-bit contents of location 03F0 (hex) point to the memory location where the first message data words are stored.

Figure 7 demonstrates the updating of the message pointer as each message is received and stored. The data memory for these three messages is shown in figure 8.

Example: Remote terminal will receive and buffer three MIL-STD-1553 receive commands of various word lengths to Subaddress 4.

| MIL-STD-1553 Bus Activi                                                     | ty:               |                                                                                               |
|-----------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|
| CMD WORD #1 DW0 DW                                                          | 1 DW2 DW3         |                                                                                               |
| SA = 4<br>T/R = 0                                                           |                   |                                                                                               |
| WC = 4                                                                      | SA = 4<br>T/R = 0 | CMD WORD #3 DW0 DW1 DW2 DW3                                                                   |
|                                                                             | WC = 2            | SA = 4<br>T/R = 0<br>WC = 4                                                                   |
| Receive Subaddress 4;<br>data pointer at 03C4<br>(hex). (Initial condition) | 03C4 (hex)        | 0840 (hex)<br>0840 (hex)<br>0840 (hex)<br>0000 10<br>0000 10<br>0000 10<br>0000 10<br>0000 10 |
| After message #1,<br>4 data words plus<br>command word.                     | 03C4 (hex)        | 0445 (hex) INDEX= 0000 01<br>ADDRESS= 00 0100 0101                                            |
| After message #2,<br>2 data words plus<br>command word.                     | 03C4 (hex)        | 0048 (hex) INDEX= 0000 00<br>ADDRESS= 00 0100 1000                                            |
| After message #3,<br>4 data words plus<br>command word.                     | 03C4 (hex)        | 0048 (hex) INDEX= 0000 00<br>ADDRESS= 00 0100 1000                                            |



| 03C4 (hex) | 0840 (hex) | COMMAND WORD #1 | 040 (hex) |
|------------|------------|-----------------|-----------|
|            |            | DATA WORD 0     | 041 (hex) |
|            |            | DATA WORD 1     | 042 (hex) |
|            |            | DATA WORD 2     | 043 (hex) |
|            |            | DATA WORD 3     | 044 (hex) |
| 03C4 (hex) | 0445 (hex) | COMMAND WORD #2 | 045 (hex) |
|            |            | DATA WORD 0     | 046 (hex) |
|            |            | DATA WORD 1     | 047 (hex) |
| 03C4 (hex) | 0048 (hex) | COMMAND WORD #3 | 048 (hex) |
|            |            | DATA WORD 0     | 049 (hex) |
|            |            | DATA WORD 1     | 04A (hex) |
|            |            | DATA WORD 2     | 04B (hex) |
| 03C4 (hex) | 0048 (hex) | DATA WORD 3     | 04C (hex) |

#### Figure 6. Memory Storage Subaddress 4

Example: Remote terminal will transmit and buffer three MIL-STD-1553 transmit commands of various word lengths to Subaddress 16.

MIL-STD-1553 Bus Activity:

| CMD WORD #1 SW DW0<br>SA= 16<br>T/R=1<br>WC= 4                                |            | DW3<br>CMD WORD #2 S<br>SA= 16<br>T/R=1<br>WC= 2 | W DW0 DW1<br>CMD WORD #3 SW DW0 DW1 DW2 DW3<br>SA= 16<br>T/R=1<br>WC= 4 |
|-------------------------------------------------------------------------------|------------|--------------------------------------------------|-------------------------------------------------------------------------|
| Transmit Subaddress 16;<br>data pointer at 03F0<br>(hex). (Initial condition) | 03F0 (hex) | 0830 (hex)                                       | INDEX= 0000 10<br>ADDRESS= 00 0011 0000                                 |
| After message #1,<br>4 data words.                                            | 03F0 (hex) | 0434 (hex)                                       | INDEX= 0000 01<br>ADDRESS= 00 0011 0100                                 |
| After message #2,<br>2 data words.                                            | 03F0 (hex) | 0036 (hex)                                       | INDEX= 0000 00<br>ADDRESS= 00 0011 0110                                 |
| After message #3,<br>4 data words.                                            | 03F0 (hex) | 0036 (hex)                                       | INDEX= 0000 00<br>ADDRESS= 00 0011 0110                                 |



| 0830 (hex) | DATA WORD 0 | 030 (hex) |
|------------|-------------|-----------|
|            | DATA WORD 1 | 031 (hex) |
|            | DATA WORD 2 | 032 (hex) |
|            | DATA WORD 3 | 033 (hex) |
| 0434 (hex) | DATA WORD 0 | 034 (hex) |
|            | DATA WORD 1 | 035 (hex) |
| 0036 (hex) | DATA WORD 0 | 036 (hex) |
|            | DATA WORD 1 | 037 (hex) |
|            | DATA WORD 2 | 038 (hex) |
| 0036 (hex) | DATA WORD 3 | 039 (hex) |

#### Note:

The example is valid only if message structure is known in advance.

Figure 8. Memory Storage Subaddress 16

## 3.0 PIN IDENTIFICATION AND DESCRIPTION

| BIPHASE OUT       | TAZ     | ◄ | A10      |                | J2        | ADDR0             | ADDRESS          |
|-------------------|---------|---|----------|----------------|-----------|-------------------|------------------|
|                   | TAO     | ▲ | B10      |                | H1        | ADDR1             | BUS<br>ADDR(9:0) |
|                   | TBZ     | ▲ | A9       |                | H2        | ADDR2             | ABBI((0.0)       |
|                   | тво     | ▲ | B9       |                | G1        | ADDR3             |                  |
| <b>BIPHASE IN</b> | RAZ     |   | L7       |                | G2        | ADDR4             |                  |
|                   | RAO     |   |          |                | F1        | ADDR5             |                  |
|                   | RBZ     |   | K8<br>L6 |                | E2        | ADDR6             |                  |
|                   | RBO     |   | K7       |                | D1        | ADDR7             |                  |
|                   | -       |   |          |                | D2        | ADDR8             |                  |
| TERMINAL          | RTA0    |   | L5       |                | C1        | ADDR9             |                  |
| ADDRESS           | RTA1    |   | K5       |                |           |                   |                  |
|                   | RTA2    |   | L4       |                | L10       | DATA0             | DATA BUS         |
|                   | RTA3    |   | K4       |                | K10       | DATA1             | DATA(15:0)       |
|                   | RTA4    |   | L3       |                | K11       | DATA2             |                  |
|                   | RTPTY   |   | K6       |                | J10       | DATA3             |                  |
| MODE/CODE         | MCSA0   |   | B2       |                | J11       | DATA4             |                  |
| SUBADDRESS        | MCSA1   |   | A2       |                | H10       | DATA5             |                  |
|                   | MCSA2   |   | A2       | 11745500       | H11       | DATA6             |                  |
|                   | MCSA3   |   | B3       | UT1553B<br>RTR | G10       | DATA7             |                  |
|                   | MCSA4   |   | A4       |                | F11       | DATA8             |                  |
| STATUS<br>SIGNALS |         |   |          |                | E10       | DATA9             |                  |
| SIGNALS           | MERR    |   | A5       |                | E11       | DATA10            |                  |
|                   | TERACT  |   | A6       |                | D10       | DATA11            |                  |
|                   | TXERR   |   | B5       |                | D11       | DATA12            |                  |
|                   | TIMERON |   | B6       |                | C10       | DATA13            |                  |
|                   | COMSTR  |   | B8       |                | C11       | DATA14            |                  |
|                   | MC/SA   |   | B1       |                | B11       | DATA15            |                  |
|                   | BRDCST  |   | A7       |                | F10       | ✓ V <sub>DD</sub> |                  |
|                   | T/R     |   | B4       |                | E1        | ✓ V <sub>DD</sub> | POWER            |
|                   | RTRT    |   | B7       |                | EI        |                   |                  |
|                   | VALMSG  | • | L8       |                | F2        | ✓V <sub>SS</sub>  | GROUND           |
|                   | RBUSY   | • | C2       |                | G11       | <v<sub>ss</v<sub> |                  |
| CONTROL           | CS      |   | К2       |                | L2        | ◀ 12MHZ           | CLOCK            |
| SIGNALS           | RD/WR   |   | K1       |                | <b>A8</b> | ► 2MHZ            |                  |
|                   | CTRL    |   | J1       |                | K3        | MRST              | RES              |
|                   | OE      |   | L9       |                | ъj        |                   |                  |
|                   | ILLCOM  |   | K9       |                |           |                   |                  |
|                   |         |   |          |                |           |                   |                  |



I

## Legend for TYPE and ACTIVE fields:

TI = TTL input TUI = TTL input (pull-up) TDI = TTL input (pull-down) TO = TTL output

## **DATA BUS**

TTO = Three-state TTL output TTB = Three-state TTL bidirectional AL = Active low

AH = Active high

[] - Value in parentheses indicates initial state of pins.

| NAME   | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                 |
|--------|---------------------|------|--------|---------------------------------------------|
| DATA15 | B11                 | TTB  |        | Bit 15 (MSB) of the bidirectional Data bus. |
| DATA14 | C11                 | TTB  |        | Bit 14 of the bidirectional Data bus.       |
| DATA13 | C10                 | TTB  |        | Bit 13 of the bidirectional Data bus.       |
| DATA12 | D11                 | TTB  |        | Bit 12 of the bidirectional Data bus.       |
| DATA11 | D10                 | TTB  |        | Bit 11 of the bidirectional Data bus.       |
| DATA10 | E11                 | TTB  |        | Bit 10 of the bidirectional Data bus.       |
| DATA9  | E10                 | TTB  |        | Bit 9 of the bidirectional Data bus.        |
| DATA8  | F11                 | TTB  |        | Bit 8 of the bidirectional Data bus.        |
| DATA7  | G10                 | TTB  |        | Bit 7 of the bidirectional Data bus.        |
| DATA6  | H11                 | TTB  |        | Bit 6 of the bidirectional Data bus.        |
| DATA5  | H10                 | TTB  |        | Bit 5 of the bidirectional Data bus.        |
| DATA4  | J11                 | TTB  |        | Bit 4 of the bidirectional Data bus.        |
| DATA3  | J10                 | TTB  |        | Bit 3 of the bidirectional Data bus.        |
| DATA2  | K11                 | TTB  |        | Bit 2 of the bidirectional Data bus.        |
| DATA1  | K10                 | TTB  |        | Bit 1 of the bidirectional Data bus.        |
| DATA0  | L10                 | TTB  |        | Bit 0 (LSB) of the bidirectional Data bus.  |

## ADDRESS BUS

| NAME  | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                     |
|-------|---------------------|------|--------|---------------------------------|
| ADDR9 | C1                  | TI   |        | Bit 9 (MSB) of the Address bus. |
| ADDR8 | D2                  | TI   |        | Bit 8 of the Address bus.       |
| ADDR7 | D1                  | TI   |        | Bit 7 of the Address bus.       |
| ADDR6 | E2                  | TI   |        | Bit 6 of the Address bus.       |
| ADDR5 | F1                  | TI   |        | Bit 5 of the Address bus.       |
| ADDR4 | G2                  | TI   |        | Bit 4 of the Address bus.       |
| ADDR3 | G1                  | TI   |        | Bit 3 of the Address bus.       |
| ADDR2 | H2                  | TI   |        | Bit 2 of the Address bus.       |
| ADDR1 | H1                  | TI   |        | Bit 1 of the Address bus.       |
| ADDR0 | J2                  | TI   |        | Bit 0 (LSB) of the Address bus. |

## **CONTROL INPUTS**

| NAME   | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                                                                                                                                                                                                                                     |
|--------|---------------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS     | K2                  | TI   | AL     | Chip Select. The host processor uses the $\overline{CS}$ signal for RTR Status Register reads, Control Register writes, or host access to the RTR internal RAM.                                                                                                                                 |
| RD/WR  | K1                  | TI   |        | Read/Write. The host processor uses a high level on this input in conjunction with $\overline{CS}$ to read the RTR Status Register or the RTR internal RAM. A low level on this input is used in conjunction with $\overline{CS}$ to write to the RTR Control Register or the RTR internal RAM. |
| CTRL   | J1                  | TI   | AL     | Control. The host processor uses the active low $\overline{\text{CTRL}}$ input signal in conjunction with $\overline{\text{CS}}$ and RD/WR to access the RTR registers. A high level on this input means access is to RTR internal RAM only.                                                    |
| ŌĒ     | L9                  | TI   | AL     | Output Enable. The active low $\overline{OE}$ signal is used to control<br>the direction of data flow from the RTR. For $\overline{OE} = 1$ , the<br>RTR Data bus is three-state; for<br>OE = 0, the RTR Data bus is active.                                                                    |
| ILLCOM | K9                  | TDI  | AH     | Illegal Command. The host processor uses the ILLCOM input to inform the RTR that the present command is illegal.                                                                                                                                                                                |

## STATUS INPUTS

| NAME           | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                                                                                                                                                                                                                                                            |
|----------------|---------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MERR<br>[0]    | A5                  | TO   | АН     | Message Error. The active high MERR output<br>signals that the Message Error bit in the Status<br>Register has been set due to receipt of an illegal command,<br>or an error during message sequence. MERR will reset to<br>logic zero on the receipt of the next valid command.                                       |
| TXERR<br>[0]   | В5                  | TO   | АН     | Transmission Error. The active high TXERR output is asserted when the RTR detects an error in the reflected word versus the transmitted word, using the continuous loop-back compare feature. Reset on next COMSTR assertion.                                                                                          |
| TIMERON<br>[1] | B6                  | ТО   | AL     | Fail-safe Timer. The $\overline{\text{TIMERON}}$ output pulses low for<br>760µs when the RTR begins transmitting (i.e., rising edge<br>of VALMSG) to provide a fail-safe timer meeting the<br>requirements of MIL-STD-1553B. This pulse is reset when<br>$\overline{\text{COMSTR}}$ goes low or during a Master Reset. |
| COMSTR<br>[1]  | B8                  | ТО   | AL     | Command Strobe. COMSTR is an active low output of 500ns duration identifying receipt of a valid command.                                                                                                                                                                                                               |
| TERACT         | A6                  | ТО   | AL     | Terminal Active. The active low TERACT output is<br>asserted at the beginning of the RTR access to internal<br>RAM for a given command and negated after the last<br>access for that command.                                                                                                                          |

## STATUS INPUTS

Continued from page 16.

| NAME                   | PIN NUMBER<br>(PGA) | TYPE | ACTIVE | DESCRIPTION                                                                                                                                                                                                                                                                                                                  |
|------------------------|---------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BRDCST<br>[1]          | A7                  | ТО   | AL     | Broadcast. BRDCST is an active low output that identifies receipt of a valid broadcast command.                                                                                                                                                                                                                              |
| T/ <del>R</del><br>[0] | B4                  | ТО   |        | Transmit/Receive. A high level on this pin indicates a transmit command message transfer is being or was processed, while a low level indicates a receive command message transfer is being or was processed.                                                                                                                |
| RTRT<br>[1]            | Β7                  | ТО   | АН     | Valid Message. VALMSG is an active high output<br>indicating a valid message (including Broadcast) has been<br>received. VALMSG goes high prior to transmitting the<br>1553 status word and is reset upon receipt of the next<br>command.                                                                                    |
| RBUSY<br>[0]           | C2                  | ТО   | АН     | RTR Busy. RBUSY is asserted high while the RTR is<br>accessing its own internal RAM either to read or update the<br>pointers or to store or retrieve data words. RBUSY<br>becomes active either 2.7µs or 5.7µs before RTR requires<br>RAM access. This timing is controlled by Control Register<br>bit 12 (see section 1.3). |

## MODE CODE/SUBADDRESS OUTPUTS

| NAME         | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MC/SA<br>[0] | B1                  | ТО   |        | Mode Code/Subaddress Indicator. If $\overline{\text{MC}}/\text{SA}$ is low, it<br>indicates that the most recent command word is a mode<br>code command. If $\overline{\text{MC}}/\text{SA}$ is high, it indicates that the most<br>recent command word is for a subaddress. This output<br>indicates whether the mode code/subaddress ouputs (i.e.,<br>MCSA(4:0)) contain mode code or subaddress<br>information. |
| MCSA0<br>[0] | B2                  | ТО   |        | Mode Code/Subaddress Output 0. If $\overline{\text{MC}}/\text{SA}$ is low, this pin represents the least significant bit of the most recent command word (the LSB of the mode code). If $\overline{\text{MC}}/\text{SA}$ is high, this pin represents the LSB of the subaddress.                                                                                                                                   |
| MCSA1<br>[0] | A2                  | ТО   |        | Mode Code/Subaddress Output 1.                                                                                                                                                                                                                                                                                                                                                                                     |
| MCSA2<br>[0] | A3                  | ТО   |        | Mode Code/Subaddress Output 2.                                                                                                                                                                                                                                                                                                                                                                                     |
| MCSA3<br>[0] | B3                  | ТО   |        | Mode Code/Subaddress Output 3.                                                                                                                                                                                                                                                                                                                                                                                     |
| MCSA4<br>[0] | A4                  | ТО   |        | Mode Code/Subaddress Output 4. If $\overline{\text{MC}}/\text{SA}$ is low, this pin represents the most significant bit of the mode code. If $\overline{\text{MC}}/\text{SA}$ is high, this pin represents the MSB of the subaddress.                                                                                                                                                                              |

## **REMOTE TERMINAL ADDRESS INPUTS**

| NAME  | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                                         |
|-------|---------------------|------|--------|-----------------------------------------------------------------------------------------------------|
| RTA4  | L3                  | TUI  |        | Remote Terminal Address bit 4 (MSB).                                                                |
| RTA3  | K4                  | TUI  |        | Remote Terminal Address bit 3.                                                                      |
| RTA2  | L4                  | TUI  |        | Remote Terminal Address bit 2.                                                                      |
| RTA1  | K5                  | TUI  |        | Remote Terminal Address bit 1.                                                                      |
| RTA0  | L5                  | TUI  |        | Remote Terminal Address bit 0 (LSB).                                                                |
| RTPTY | K6                  | TUI  |        | Remote Terminal Address Parity. This input must provide odd parity for the Remote Terminal Address. |

## BIPHASE INPUTS<sup>1</sup>

| NAME | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                             |
|------|---------------------|------|--------|-----------------------------------------------------------------------------------------|
| RAZ  | L7                  | TI   |        | Receiver - Channel A, Zero Input. Idle low Manchester input form the 1553 bus receiver. |
| RAO  | K8                  | TI   |        | Receiver - Channel A, One Input. This input is the complement of RAZ.                   |
| RBZ  | L6                  | TI   |        | Receiver - Channel B, Zero Input. Idle low Manchester input from the 1553 bus receiver. |
| RBO  | K7                  | TI   |        | Receiver - Channel B, One Input. This input is the complement of RBZ.                   |

### Note:

1. For uniphase operation, tie RAZ (or RBZ) to  $V_{\mbox{\scriptsize DD}}$  and apply true uniphase input signal to RAO (or RBO).

## **BIPHASE OUTPUTS**

| NAME       | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                                                                                                      |
|------------|---------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TAZ<br>[0] | A10                 | ТО   |        | Transmitter - Channel A, Zero Output. This idle low<br>Manchester encoded data output is connected to the 1553<br>bus transmitter input. The output is idle low. |
| TAO<br>[0] | B10                 | ТО   |        | Transmitter - Channel A, One Output. This output is the complement of TAZ. The output is idle low.                                                               |
| TBZ<br>[0] | A9                  | ТО   |        | Transmitter - Channel B, Zero Output. This idle low<br>Manchester encoded data output is connected to the 1553<br>bus transmitter input. The output is idle low. |
| TBO<br>[0] | B9                  | ТО   |        | Transmitter - Channel B, One Output. This input is the complement of TBZ. The output is idle low.                                                                |

## MASTER RESET AND CLOCK

| NAME  | PIN NUMBER<br>(PGA) | ТҮРЕ | ACTIVE | DESCRIPTION                                                                                                                                                     |
|-------|---------------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRST  | К3                  | TUI  |        | Master Reset. Initializes all internal functions of the RTR.<br>MRST must be asserted 500ns before normal RTR<br>operation (500ns minimum). Does not reset RAM. |
| 12MHz | L2                  | TI   |        | 12 MHz Input Clock. This is the RTR system clock that requires an accuracy greater than 0.01% with a duty cycle of $50\% \pm 10\%$ .                            |
| 2MHz  | A8                  | ТО   |        | 2MHz Clock Output. This is a 2MHz clock output generated by the 12MHz input clock. This clock is stopped when MRST is low.                                      |

## **POWER AND GROUND**

| NAME | PIN NUMBER<br>(PGA) | ТҮРЕ       | ACTIVE | DESCRIPTION                                                                  |
|------|---------------------|------------|--------|------------------------------------------------------------------------------|
| VDD  | F10<br>E1           | PWR<br>PWR |        | +5 V <sub>DC</sub> Power. Power supply must be +5 V <sub>DC</sub> $\pm$ 10%. |
| VSS  | F2<br>G11           | GND<br>GND |        | Reference ground. Zero V <sub>DC</sub> logic ground.                         |

## **4.0 OPERATING CONDITIONS**

### **ABSOLUTE MAXIMUM RATINGS\***

(referenced to V<sub>SS</sub>)

| SYMBOL           | PARAMETER                              | LIMITS                      | UNIT |
|------------------|----------------------------------------|-----------------------------|------|
| V <sub>DD</sub>  | DC supply voltage                      | -0.3 to +7.0                | V    |
| V <sub>IO</sub>  | Voltage on any pin                     | 0.3 to V <sub>DD</sub> +0.3 | V    |
| II               | DC input current                       | ±10                         | mA   |
| T <sub>STG</sub> | Storage temperature                    | -65 to +150                 | °C   |
| P <sub>D</sub>   | Maximum power dissipation <sup>1</sup> | 300                         | mW   |
| T <sub>J</sub>   | Maximum junction temperature           | +175                        | °C   |
| Θ <sub>JC</sub>  | Thermal resistance, junction-to-case   | 20                          | °C/W |

Note:

 1. Does not reflect the added P<sub>D</sub> due to an output short-circuited.
 \* Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER           | LIMITS               | UNIT |
|-----------------|---------------------|----------------------|------|
| V <sub>DD</sub> | DC supply voltage   | 4.5 to 5.5           | V    |
| V <sub>IN</sub> | DC input voltage    | 0 to V <sub>DD</sub> | V    |
| T <sub>C</sub>  | Temperature range   | -55 to +125          | °C   |
| F <sub>O</sub>  | Operating frequency | 12 ± .01%            | MHz  |

## 5.0 DC ELECTRICAL CHARACTERISTICS

#### $(V_{DD} = 5.0V \pm 10\%; -55^{\circ}C < T_{C} < +125^{\circ}C)$

| SYMBOL                              | PARAMETER                                                                                               | CONDITION                                                                                                                        | MINIMUM             | MAXIMUM            | UNIT           |
|-------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|----------------|
| V <sub>IL</sub>                     | Low-level input voltage                                                                                 |                                                                                                                                  |                     | 0.8                | V              |
| V <sub>IH</sub>                     | High-level input voltage                                                                                |                                                                                                                                  | 2.0                 |                    | V              |
| I <sub>IN</sub>                     | Input leakage current<br>TTL inputs<br>Inputs with pull-down resistors<br>Inputs with pull-up resistors | $\begin{array}{l} V_{IN} = V_{DD} \mbox{ or } V_{SS} \\ V_{IN} = V_{DD} \\ V_{IN} = V_{SS} \end{array}$                          | -1<br>1110<br>-2000 | 1<br>-2000<br>-110 | μΑ<br>μΑ<br>μΑ |
| V <sub>OL</sub>                     | Low-level output voltage                                                                                | $I_{OL} = 3.2 \text{mA}$                                                                                                         |                     | 0.4                | V              |
| V <sub>OH</sub><br>I <sub>OZ</sub>  | High-level output voltage<br>Three-state output<br>leakage current                                      | $I_{OH} = -400 \mu A$<br>$V_{O} = V_{DD} \text{ or } V_{SS}$                                                                     | 2.4<br>-10          | +10                | V<br>µA        |
| I <sub>OS</sub>                     | Short-circuit output current <sup>1, 2</sup>                                                            | $\label{eq:VDD} \begin{array}{l} V_{DD} = 5.5 \text{V}, \ V_O = V_{DD} \\ V_{DD} = 5.5 \text{V}, \ V_O = 0 \text{V} \end{array}$ | -90                 | 90                 | mA<br>mA       |
| C <sub>IN</sub>                     | Input capacitance <sup>3</sup>                                                                          | f = 1MHz @ 0V                                                                                                                    |                     | 10                 | pF             |
| C <sub>OUT</sub><br>C <sub>IO</sub> | Output capacitance <sup>3</sup><br>Bidirect I/O capacitance <sup>3</sup>                                | f = 1 MHz @ 0V<br>f = 1 MHz @ 0V                                                                                                 |                     | 15<br>20           | pF<br>pF       |
| I <sub>DD</sub>                     | Average operating current <sup>1, 4</sup>                                                               | f = 12MHz, CL = 50pF                                                                                                             |                     | 50                 | mA             |
| QI <sub>DD</sub>                    | Quiescent current                                                                                       | Note 5                                                                                                                           |                     | 1.5                | mA             |

Notes:

1. Supplied as a design limit but not guaranteed or tested.

2. Not more than one output may be shorted at a time for a maximum duration of one second.

3. Measured only for initial qualification, and after process or design changes that could affect input/output capacitance.

 Includes current through input pull-ups. Instantaneous surge currents on the order of 1 ampere can occur during output switching. Voltage supply should be adequately sized and decoupled to handle a large surge current.

5. All inputs with internal pull-ups or pull-downs should be left open circuit. All other inputs tied high or low.



## **6.0 AC ELECTRICAL CHARACTERISTICS**

(Over recommended operating conditions)



#### Notes:

1. Timing measurements made at  $(V_{IH} MIN + V_{IL} MAX)/2$ . 2. Timing measurements made at  $(V_{OL} MAX + V_{OH} MIN)/2$ .

Based on 50pF load. 3.

4. Unless otherwise noted, all AC electrical characteristics are guaranteed by design or characterization.

#### Figure 11a. Typical Timing Measurements



#### Note:

50pF including scope probe and test socket

#### Figure 11b. AC Test Loads and Input Waveforms



| Figure 12. | Microprocessor | RAM | Read |
|------------|----------------|-----|------|
|------------|----------------|-----|------|

| SYMBOL           | PARAMETER                                                     | MIN | MAX  | UNITS |
|------------------|---------------------------------------------------------------|-----|------|-------|
| t <sub>12a</sub> | CTRL <sup>↑</sup> set up wrt CS↓ <sup>1</sup>                 | 10  |      | ns    |
| t <sub>12b</sub> | RD/WR ↑ set up wrt CS↓                                        | 10  |      | ns    |
| t <sub>12c</sub> | ADDR(9:0) Valid to $\overline{CS}\downarrow$ (Address Set up) | 10  |      | ns    |
| t <sub>12d</sub> | $\overline{CS}\downarrow$ to DATA(15:0) Valid                 |     | 155  | ns    |
| t <sub>12e</sub> | $\overline{OE}\downarrow$ to DATA(15:0) Don't Care (Active)   |     | 65   | ns    |
| t <sub>12f</sub> | CS↑ to CTRL Don't Care                                        | 0   |      | ns    |
| t <sub>12g</sub> | CS↑ to ADDR(9:0) Don't Care                                   | 0   |      | ns    |
| t <sub>12h</sub> | OE <sup>↑</sup> to DATA(15:0) High Impedance                  |     | 40   | ns    |
| t <sub>12i</sub> | $\overline{CS}\downarrow$ to $\overline{CS}\uparrow^2$        | 220 | 5500 | ns    |
| t <sub>12j</sub> | CS↑ to CS↓                                                    | 85  |      | ns    |
| t <sub>12k</sub> | CS↑ to RD/WR Don't Care                                       | 0   |      | ns    |
| t <sub>121</sub> | $\overline{\text{CS}}$ to DATA(15:0) Invalid <sup>3</sup>     | 25  |      | ns    |
| t <sub>12m</sub> | OE↓ to OE↑                                                    | 65  |      | ns    |

"wrt" defined as "with respect to."
 The maximum amount of time that CS can be held low is 5500ns if the user has selected the 5.7µs RBUSY option. For the 2.7µs RBUSY option, the maximum CS low time is 2500ns.
 Assumes OE is asserted.





| SYMBOL           | PARAMETER                                                     | MIN | MAX  | UNITS |
|------------------|---------------------------------------------------------------|-----|------|-------|
| t <sub>13a</sub> | $\overline{CTRL}$ set up wrt $\overline{CS}$                  | 10  |      | ns    |
| t <sub>13b</sub> | RD/WR↓ set up wrt CS↓                                         | 10  |      | ns    |
| t <sub>13c</sub> | ADDR(9:0) Valid to $\overline{CS}\downarrow$ (Address set up) | 10  |      | ns    |
| t <sub>13d</sub> | DATA(15:0) Valid to $\overline{CS}\downarrow$ (DATA set up)   | 0   |      | ns    |
| t <sub>13e</sub> | OE↑ to DATA(15:0) High Impedance                              | 40  |      | ns    |
| t <sub>13f</sub> | CS↑ to RD/WR Don't Care                                       | 0   |      | ns    |
| t <sub>13g</sub> | CS <sup>↑</sup> to ADDR(9:0) Don't Care                       | 0   |      | ns    |
| t <sub>13h</sub> | CS↑ to DATA(15:0) Don't Care (Hold-time)                      | 20  |      | ns    |
| t <sub>13i</sub> | $\overline{CS}\downarrow$ to $\overline{CS}\uparrow$ 1        | 180 | 5500 | ns    |
| t <sub>13j</sub> | CS↑ to CS↓                                                    | 85  |      | ns    |
| t <sub>13k</sub> | CS↑ to CTRL Don't Care                                        | 0   |      | ns    |

1. The maximum amount of time that  $\overline{CS}$  can be held low is 5500ns if the user has selected the 5.7ms RBUSY option. For the 2.7ms RBUSY option, the maximum  $\overline{CS}$  low time is 2500ns.





| SYMBOL           | PARAMETER                                                         | MIN | MAX  | UNITS |
|------------------|-------------------------------------------------------------------|-----|------|-------|
| t <sub>14a</sub> | $\overline{CTRL}\downarrow$ set up wrt $\overline{CS}\downarrow$  | 0   |      | ns    |
| t <sub>14b</sub> | RD/ <del>WR</del> ↓ set up wrt <del>CS</del> ↓                    | 0   |      | ns    |
| t <sub>14c</sub> | $\overline{CS}\downarrow$ to $\overline{CS}\uparrow$ <sup>1</sup> | 50  | 5500 | ns    |
| t <sub>14d</sub> | CS <sup>↑</sup> to DATA(15:0) Don't Care (Hold-time)              | 0   |      | ns    |
| t <sub>14e</sub> | CS↑ to CTRL Don't Care                                            | 0   |      | ns    |
| t <sub>14f</sub> | CS↑ to RD/WR Don't Care                                           | 0   |      | ns    |
| t <sub>14g</sub> | OE <sup>↑</sup> to DATA(15:0) High Impedance                      | 40  |      | ns    |
| t <sub>14h</sub> | DATA(15:0) Valid to $\overline{CS}\downarrow$ (DATA set up)       | 0   |      | ns    |

1. The maximum amount of time that  $\overline{CS}$  can be held low is 5500ns if the user has selected the 5.7 $\mu$ s RBUSY option. For the 2.7 $\mu$ s RBUSY option, the maximum  $\overline{CS}$  low time is 2500ns.



Figure 15. Status Register Read

| SYMBOL           | PARAMETER                                                        | MIN | MAX  | UNITS |
|------------------|------------------------------------------------------------------|-----|------|-------|
| t <sub>15a</sub> | $\overline{CTRL}\downarrow$ set up wrt $\overline{CS}\downarrow$ | 0   |      | ns    |
| t <sub>15b</sub> | $\overline{CS}$ to $\overline{CS}$ 1                             | 65  | 5500 | ns    |
| t <sub>15c</sub> | RD/WR↑ set up wrt CS↓                                            | 0   |      | ns    |
| t <sub>15d</sub> | $\overline{CS}$ to DATA(15:0) Valid                              |     | 65   | ns    |
| t <sub>15e</sub> | CS↑ to CTRL Don't Care                                           | 5   |      | ns    |
| t <sub>15f</sub> | CS↑ to RD/WR Don't Care                                          | 5   |      | ns    |
| t <sub>15g</sub> | $\overline{OE}\downarrow$ to DATA(15:0) Don't Care (Active)      |     | 65   | ns    |
| t <sub>15h</sub> | OE↑ to DATA(15:0) High Impedance                                 |     | 40   | ns    |
| t <sub>15i</sub> | OE↓ to OE↑                                                       | 65  |      | ns    |
| t <sub>15j</sub> | $\overline{CS}\downarrow$ to DATA(15:0) Don't Care (Active)      | 25  |      | ns    |

1. The maximum amount of time that  $\overline{CS}$  can be held low is 5500ns if the user has selected the 5.7ms RBUSY option. For the 2.7ms RBUSY option, the maximum  $\overline{CS}$  low time is 2500ns.



Figure 16. RT Fail-Safe Timer Signal Relationships

| SYMBOL           | PARAMETER                                             | MIN   | MAX   | UNITS |
|------------------|-------------------------------------------------------|-------|-------|-------|
| t <sub>16a</sub> | VALMSG↑ before TIMERON↓                               | 0     | 35    | μs    |
| t <sub>16b</sub> | TIMERON↓ before first<br>BIPHASE OUT O↑               | 1.2   |       | μs    |
| t <sub>16c</sub> | TIMERON low pulse width (time-out)                    | 727.3 | 727.4 | μs    |
| t <sub>16d</sub> | COMSTR↓ to TIMERON↑                                   |       | 25    | μs    |
| t <sub>16e</sub> | VALMSG↑ to ILLCOM↑                                    |       | 3.3   | μs    |
| t <sub>16f</sub> | COMSTR↓ to ILLCOM↑ <sup>1</sup>                       |       | 664   | μs    |
| t <sub>16f</sub> | COMSTR↓ to ILLCOM↑ <sup>2</sup>                       |       | 18.2  | μs    |
| t <sub>16g</sub> | ILLCOM $\uparrow$ to ILLCOM $\downarrow$ <sup>3</sup> | 500   |       | μs    |

Mode code 2, 4, 5, 6, 7, or 18 received.
 To suppress data word storage.
 For transmit command illegalization.



1. Measured from the mid-bit parity crossing.

Figure 17. Status Output Timing

| SYMBOL                        | PARAMETER                                               | MIN | MAX | UNITS |
|-------------------------------|---------------------------------------------------------|-----|-----|-------|
| t <sub>17a</sub> 4            | 12MHz↑ to MC/SA Valid                                   | 0   | 14  | μs    |
| t <sub>17b</sub>              | Command Word to MC/SA Valid <sup>3</sup>                | 2.1 | 2.8 | μs    |
| t <sub>17c</sub> <sup>4</sup> | 12MHz↑ to COMSTR↓                                       | 0   | 17  | μs    |
| t <sub>17d</sub>              | Command Word to $\overline{\text{COMSTR}} \downarrow 3$ | 3.2 | 3.7 | μs    |
| t <sub>17e</sub> <sup>4</sup> | 12MHz↑ to BRDCST↓                                       | 0   | 32  | μs    |
| t <sub>17f</sub>              | Command Word to BRDCST $\downarrow$ 3                   | 2.6 | 3.2 | μs    |
| t <sub>17g</sub> <sup>4</sup> | 12MHz↑ to T/R Valid                                     | 0   | 57  | μs    |
| t <sub>17h</sub>              | Command Word to T/R Valid <sup>3</sup>                  | 2.2 | 2.7 | μs    |
| t <sub>17i</sub> 4            | 12MHz↑ to VALMSG↑                                       | 0   | 32  | μs    |
| t <sub>17j</sub>              | Command Word to VALMSG <sup>1, 2, 3</sup>               | 6.2 | 6.7 | μs    |
| t <sub>17k</sub> 4            | 12MHz↑ to MERR↑                                         | 0   | 37  | μs    |
| t <sub>171</sub>              | COMSTR↓ to COMSTR↑                                      | 485 | 500 | μs    |

Notes:

Receive last data word to Valid Message active (VALMSG<sup>↑</sup>).
 Transmit command word to Valid Message active (VALMSG<sup>↑</sup>).

3. Command word measured from mid-bit crossing.

4. Guaranteed by test.



1. Measured from mid-bit parity crossing.

| Figure | 18. | Status | Output | Timing |
|--------|-----|--------|--------|--------|
|--------|-----|--------|--------|--------|

| SYMBOL                        | PARAMETER                                       | MIN         | MAX        | UNITS                    |
|-------------------------------|-------------------------------------------------|-------------|------------|--------------------------|
| t <sub>18a</sub>              | 12MHz↑ to RBUSY↑                                |             | 37         | ns                       |
| t <sub>18b</sub>              | Command Word to RBUSY <sup>1</sup> <sup>2</sup> | 3.2         | 3.8        | μs                       |
| t <sub>18c</sub> 1            | 12MHz↑ to TERACT↓                               | 0           | 37         | ns                       |
| t <sub>18d</sub>              | Command Word to TERACT $\downarrow 2$           | 3.1         | 3.7        | μs                       |
| t <sub>18e</sub> <sup>1</sup> | 12MHz↑ to RTRT↑                                 | 0           | 32         | ns                       |
| t <sub>18f</sub>              | Command Word to RTRT <sup>1 2</sup>             | 21.0        | 22.0       | μs                       |
| t <sub>18g</sub>              | MRST↓ to MRST↑                                  | 500         |            | ns                       |
| t <sub>18h</sub>              | RBUSY↑ to RBUSY↓ (2.7ms)<br>(5.7ms)             |             | 5.5<br>8.5 | μ <b>s</b><br>μ <b>s</b> |
| t <sub>18i</sub>              | RBUSY↓ to RBUSY↑ (2.7ms)<br>(5.7ms)             | 3.10<br>240 |            | μs<br>μs                 |

Notes:

Guaranteed by test.
 Command word measured from mid-bit crossing.

| BIPHASE IN CSCOMMAND WORD DATA WORD P DS DATA WORD P                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMSTR                                                                                                                                                                                                                                                                                                                                        |
| T/R                                                                                                                                                                                                                                                                                                                                           |
| RBUSY123                                                                                                                                                                                                                                                                                                                                      |
| TERACT                                                                                                                                                                                                                                                                                                                                        |
| BIPHASE OUT SS STATUS P                                                                                                                                                                                                                                                                                                                       |
| VALMSG                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>Notes: ///</li> <li>1. Burst of 5 DMAs: read command pointer, store command word, update command pointer, read data word pointer, store command word.</li> <li>2. Burst of 1 DMA: store data word.</li> <li>3. Burst of 2 DMAs: store data word, update data word pointer.</li> <li>4.Approximately 560ns per DMA access.</li> </ul> |
| Figure 19a. Receive Command with Two Data Words                                                                                                                                                                                                                                                                                               |
| BIPHASE IN CS COMMAND P                                                                                                                                                                                                                                                                                                                       |

| COMSTR                                                                |           |     |         |     |         |   |
|-----------------------------------------------------------------------|-----------|-----|---------|-----|---------|---|
| T/R                                                                   |           |     |         |     |         |   |
| RBUSY                                                                 |           | 1   | 2       | 3   |         |   |
| TERACT                                                                |           |     |         |     |         |   |
| BIPHASE OUT                                                           | SS STATUS | P [ | DS DATA | P [ | DS DATA | Р |
|                                                                       |           |     |         |     |         |   |
| CS = Command sync<br>SS = Status sync<br>DS = Data sync<br>P = Parity |           |     |         |     |         |   |
| Notes:                                                                |           |     |         |     |         |   |

- Burst of 4 DMAs: read command pointer, store command word, update command pointer, read data word pointer.
   Burst of 1 DMA: read data word.
   Burst of 2 DMAs: read data word, update data word pointer.
   Approximately 560ns per DMA access.

### Figure 19b. Transmit Command with Two Data Words



Figure 20a. RTR General System Diagram (Idle low interface)



Figure 20b. RTR Transceiver Interface Diagram



Figure 21. Mode Code/Subaddress Illegalization Circuit

# Package Selection Guide

| Product         |     |      |     |      |                |        |     |      |
|-----------------|-----|------|-----|------|----------------|--------|-----|------|
|                 | RTI | RTMP | RTR | BCRT | BCRTM          | BCRTMP | RTS | XCVR |
| 24-pin DIP      |     |      |     |      |                |        |     | Х    |
| (single cavity) |     |      |     |      |                |        |     |      |
| 36-pin DIP      |     |      |     |      |                |        |     | Х    |
| (dual cavity)   |     |      |     |      |                |        |     |      |
| 68-pin PGA      |     |      | Х   |      |                |        | Х   |      |
| 84-pin PGA      | Х   | Х    |     | Х    | X <sup>1</sup> |        |     |      |
| 144-pin PGA     |     |      |     |      |                | Х      |     |      |
| 84-lead LCC     |     | Х    |     | Х    | X <sup>1</sup> |        |     |      |
| 36-lead FP      |     |      |     |      |                |        |     | Х    |
| (dual cavity)   |     |      |     |      |                |        |     |      |
| (50-mil ctr)    |     |      |     |      |                |        |     |      |
| 84-lead FP      |     |      |     | Х    | Х              |        |     |      |
| 132-lead FP     |     |      |     | X    |                | Х      |     |      |

## NOTE:

1. 84LCC package is not available radiation-hardened.



144-Pin Pingrid Array



132-Lead Flatpack (25-MIL Lead Spacing)





84-Lead Flatpack (50-MIL Lead Spacing)



4. Letter designations are for cross-reference to MIL-M-38510.

84-Pin Pingrid Array





A True position applies to pins at base plane (datum C). True position applies at pin tips. All packages finishes are per MIL-M-38510.

4. Letter designations are for cross-reference to MIL-M-38510.

68-Pin Pingrid Array



Packaging-8



36-Lead Flatpack, Dual Cavity (50-MIL Lead Spacing)





## **ORDERING INFORMATION**

## UT1553B RTR Remote Terminal with RAM: S



#### Notes:

- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. For QML Q product, the Q designator is intentionally left blank in the SMD number (e.g. 5962-8957601XC).

## UT1553B RTR Remote Terminal with RAM



#### Notes:

1. Lead finish (A, C, or X) must be specified.

2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).